

# ECE213: Digital Electronics





🔀 ajmer, 17381 Olpu, co, in













#### The Course Contents

#### Unit 11

Combinational Logic System; Truth table, Basic logic operation, Boolean Algebra, Basic postulates, Standard representation of logic functions—SOP forms, Simplification of switching functions—K-map, Synthesis of combinational logic circuits, Logic gates, Fundamental theorems of Boolean algebra, Standard representation of logic functions POS forms



#### The Course Contents

#### Unit III

Introduction to Combinational Logic Circuits: Adders,
Subtractors, Comparators, Multiplexers and
Demultiplexers, Decoders, Encoders, Parity circuits
Introduction to Logic Families: Introduction to
different logic families, Structure and operations of
TTL, MOS and CMOS logic families



Pon't care

y = TM ( 1,2,9,11,12). d(5,6,15)

AB (C)

AB (C)

ON (X) ON (O)

Y = AB+BD+

Y = AB+BD+BC+ABD+ASD



Encoder and Decoder Circuits: Decoder 3:8 Lucde (Active high)



46- ALA, 4 12- ALAIA



Encoder and Decoder Circuits: Decoder 4:16 Decoder

$$A_{3}$$
  $A_{4}$   $A_{5}$   $A_{5$ 





|          | 1A3 | 1 A | y A | 11 A |  |
|----------|-----|-----|-----|------|--|
| -        | 0   | 0/  | 0   | 0    |  |
| -        | O   | 10  | 0   |      |  |
| -        | O   | 0   | 1   | O    |  |
| `-<br> . | 0   | G   | 1   |      |  |
| L,       | 0   |     | 0   | O    |  |
| -        | 0   |     | 0   |      |  |
| -        | 0   | 1   | 1   | 0    |  |
| -        | 40  | H   | 1   |      |  |
| -        | TI  | 07  | 0   | 0    |  |
| 7        |     | 0   | 0   | 1    |  |
| †        | Ti  | 0   | Π   | 0    |  |
| 1        | 1   | 0   | 1   |      |  |
| 1        | 1   | Π   | 0   | 0    |  |
| 1        |     | 1   | 0   | 1    |  |
| t        | İ   | V   | 1   | 0    |  |
|          |     | +   | 1   | 1    |  |
| -        |     |     |     |      |  |
| -        |     |     |     |      |  |
|          |     |     |     |      |  |



Encoder and Decoder Circuits: Encoder

n: 2° in decor

7-7 2:1 7-2 4:2 7-2 8:3 7-2 16:4



Encoder and Decoder Circuits: Encoder







Encoder and Decoder Circuits: Encoder

#8:35nw



另及为了。



### Multiplexers and Demultiplexers



Multiplexers and Demultiplexers

4:1 Mwp

71.0 Logic com of 4:1 May

Multiplexers and Demultiplexers

Multiplexers and Demultiplexers

A 32:1 Mu